Abstract
Ground planes are often used on the integrated circuits.An improperly designed ground plane can be a major source of noise and attenuation to affect the circuit performances. Using a full-wave simulator HFSS, this article analyzes a ground plane effect in layout of a CMOS concurrent dual-band low-noise amplifier (LNA). The concurrent dual-band LNA that operates at 2.4 and 5.2 GHz is fabricated using 180-nm CMOS technology. Comparing with the circuit simulation result, the measured result shows a 7-dB gain reduction at 5.2 GHz. In an attempt to find the cause and solve the problem, a full-wave simulation that can analyze the layout effects is carried out. On the basis of the full-wave analysis, we determine that the ground plane potentially produces a parasitic inductive component which deteriorates the gain performance at the higher operating frequency band. A modified ground plane layout for reducing the parasitic inductance is proposed, and the LNA achieves the improved gain and noise performances similar to the circuit simulation. © 2011 Wiley Periodicals, Inc. Microwave Opt Technol Lett, 2011; View this article online at wileyonlinelibrary.com. DOI 10.1002/mop.26062
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.