Abstract

The analysis, design, simulation and evaluation of 2 nd , 3 rd and 4 th order ΣΔ modulator and loop filter respectively are discussed, in this paper, to show their impact on the performance of fractional-N PLL-FS for GSM system. All simulation results show that the system is stable. The resulting settling time, spurious level and phase noise at 20 MHz offset frequency of this synthesizer for 2 nd , 3 rd and 4 th order ΣΔ modulator and loop filter respectively are 2.92 µs, -35 dBc, -164 dBc/Hz, 3.28 µs, -64 dBc, -186 dBc/Hz, 3.38 µs, -79 dBc and -190 dBc/Hz for 2 nd , 3 rd and 4 th order respectively. These results show the improvement in the spurious level and phase noise by -19 dBc, -31 dBc/Hz for 3 rd order system and -34 dBc, -35 dBc/Hz for 4 th order system respectively compared to the published work. CppSim program and Matlab (R2007a) are used for the simulation of ΣΔ fractional-N PLL-FS.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.