Abstract

As the size and complexity of high performance, signal, image and control processing algorithms is increasing continuously, the implementations cost is becoming an important factor. This paper addresses this issue and presents an efficient rapid prototyping methodology to implement such high performance algorithms using reconfigurable hardware. Such reconfigurable architectures, like FPGAs, provide all the benefits of hardware acceleration while retaining the flexibility of programming. The proposed design methodology follows a seamless design flow of graph transformations from the specification to the final implementation, which is supported by SynDEx, a system level CAD software tool.

Full Text
Published version (Free)

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call