Abstract

This paper presents an area-efficient and low-power 12-b successive approximation register/single-slope analog-to-digital converter (SAR/SS ADC) for CMOS image sensor (CIS) applications. The number of unit capacitors of the proposed SAR/SS ADC is reduced to 1/64th of that of a conventional 12-b SAR ADC using only a 6-b capacitor digital-to-analog converter (DAC) and the power consumption is reduced by sharing analog circuits between the SAR ADC and the SS ADC. In addition, the proposed ADC properly operates without using any calibration method as it is designed to be robust to inaccuracies in analog circuits by connecting the ramp signal to the bottom plate of the unit capacitor in the capacitor DAC. A $1936 \,\, \times \,\, 840$ pixel 60 frames/s CIS with the proposed SAR/SS ADCs was fabricated using a 90-nm CMOS process, and each readout channel with the proposed SAR/SS ADC occupies an area of $2.24~\mu \text{m} \,\, \times \,\, 998~\mu \text{m}$ and consumes a power of $30~\mu \text{W}$ . The measurement results show that the SAR/SS ADC has a differential nonlinearity of −0.45/+0.84 LSB and an integral nonlinearity of −1.5/+0.74 LSB. In addition, the developed CIS has a temporal noise of 2.7 LSB $_{\mathrm {\mathrm {rms}}}$ and a column fixed pattern noise of 0.07 LSB.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call