Abstract
We propose the use of atomic layer deposition (ALD) TiN barrier to replace physical vapor deposition TiN barrier for high- k last/gate last pMOS devices with a chemical oxide interfacial layer in 20-nm technology node. It was found that the pMOS devices with ALD TiN exhibit lower gate leakage current density (Jg) and equivalent oxide thickness. Furthermore, it was found that we could achieve larger flat-band voltage (Vfb) and larger equivalent work function from the pMOS devices with ALD TiN barrier. It was also found that we could further improve the performances of the fabricated pMOS devices by increasing the ALD TiN thickness from 2 to 3 nm.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.