Abstract

Winner-Take- All (WTA) circuit chooses a winner input from a set of input signals. WTA circuits employ transistors that operate in the sub-threshold or weak inversion region. With technology scaling, sub-threshold circuits are prone to mismatch and process variations which degrade the performance of these circuits. This paper presents a novel WTA circuit that employs a CMOS double pair transistor as a translinear element that is more tolerant to mismatch and process variations. Monte Carlo simulations are used to compare the performance of the existing and the proposed topologies to estimate the effects of process and mismatch variations. Results show that the proposed circuit is able to reduce the range of variations by three orders of magnitude compared to original one for similar variations in the transistor parameters. The proposed element also shows better accuracy in replicating the maximum input current compared to the original circuit.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.