Abstract

A 2.4 GHz type-I phase-locked loop with foreground loop bandwidth calibration is presented. A successive approximation method is presented to calibrate the loop bandwidth by digitally adjusting the switch size of the master-slave sampling filter. This brief is fabricated in 45 nm CMOS technology. Its active area is 0.013 mm <sup xmlns:mml="http://www.w3.org/1998/Math/MathML" xmlns:xlink="http://www.w3.org/1999/xlink">2</sup> . The power consumption is 3.6 mW at 2.4 GHz for a supply of 0.9 V. The integrated jitter over 1 kHz to 100 MHz is 3.6 ps. With the supply voltage of 0.88V~0.92V, the variation of the loop bandwidth is reduced from 18.7% to 4.6% by using the loop bandwidth calibration.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.