Abstract

A new true-single-phase clocked (TSPC) full-adder using floating-gate MOS (FGMOS) transistor is presented. In this new design scheme, the logic tree for the sum-generate circuit is realized using only an n-channel multiple-input FGMOS transistor, and the logic for the carry-generate circuit is realized using a complementary FGMOS-based inverter. By using FGMOS transistors, the circuit structure can be dramatically simplified. Since the voltage signals are easy to be added by means of floating gate in FGMOS transistor, a summation signal treated as a medium variable is employed in the circuit design. HSPICE simulations using TSMC 0.35µm 2-ploy 4-metal CMOS technology have verified the effectiveness of the proposed circuits. For comparison, the power consumption and the output delay of the proposed TSPC full-adder are measured during the simulations.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.