Abstract

Taking a mixed-signal SoC project as an example, this article introduces an efficient system function verification flow applied to mixed-signal SoC. All the inherited analog IPs in this project are developed in virtuoso environment, and the digital modules are simulated in VCS environment. The system function verification platform of this project uses UVM(Universal Verification Methodology) to generate digital stimulus and Verilog-AMS to generate analog stimulus. The overall circuit is transformed into spectre-netlist and integrated into the verification platform. The project has high requirements on the development and simulation progress. The system function verification is realized by using simulation tools VCS and XA of Synopsys. The results of the project are correct, which shows the effectiveness of the flow.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.