Abstract

AbstractThe reconfiguration technique for a processor network is among the fault‐tolerant techniques in monolithic realization of a multiprocessor network. the problem is composed of the mapping of logical processor element (PE) to physical PE and the physical realization of the logical connections. This paper considers two‐ dimensional mesh array architecture and discusses the routing mechanism (required number of tracks) to support the processor mapping based on the compensation path. the eight adjacent neighbor is considered in the processor substitution in composing the path. It is shown that four tracks for each channel between PE are sufficient under the condition of no port‐exchange and no crossover. It is also shown that, when a compensation path exists under the four adjacent neighbor substitution condition, there exists a routing mapping using at most three tracks per channel. As to the evaluation of the number of tracks, the channel‐cut in the dual relation to the routing path is introduced; this aids in both evaluation and proof.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call