Abstract
In this paper, a novel SIMD-based reconfigurable computing architecture with two-way pipelined reconfiguration for multimedia applications is proposed. The reconfigurable computing system comprises an ARM processor as the host CPU and the proposed reconfigurable computing engine to accelerate the operations of the multimedia algorithms. The proposed reconfigurable computing engine is composed of the SIMD-based function units, flexible interconnection networks, and two-bank on-chip memories. The SIMD-based function unit not only can perform 64-bit scalar operations but also execute SIMD instruction sets to increase the parallelism of the multimedia algorithms. In order to connect the function units, the reconfigurable network is proposed to connect all neighbors of each function unit Owing to the above features, multimedia applications can be performed efficiently on the proposed reconfigurable architecture with high throughput.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.