Abstract

Although there may be many general purpose systolic array design and implementation which could be used to configure some special systolic structure, the degree of their hardware complexity and flexibility is a main question. In this paper we have designed a new systolic array system to realize a range of various algorithms without increasing the hardware structure significantly. The proposed concepts that have been used are: 1) using a novel architecture to allow any number of desired time delays along the data path; 2) dividing instructions and data into two formats-tagged and untagged formats; and 3) suitable processing element (PE) architecture design.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call