Abstract

Due to the increasing importance and complexity of source/drain parasitic resistance (Rsd) in nanoscale CMOS technology and circuit design, a predictive 3-D structure-aware Rsd compact model is developed and comprehensively validated in respect of 7-nm bulk FinFET TCAD platform. Our TCAD model was calibrated against GlobalFoundries/Samsung 7-nm FinFET technology experimental data and further validated by 2-D Poisson–Schrodinger simulation. Verilog-A coded SPICE Rsd compact model, coupled with proper transport models, indicates that the degradation of saturation current as well as the proportion of Rsd to total device resistance continues to increase from 45% to 49%, and 52% with the scaling of the FinFET from 7 to 5, and 3-nm FinFETs, with errors of less than 4%. TCAD and compact model simulation results both show that the extension and epitaxial contact regions become dominant while metal contact resistivity can be reduced below 6– ${8} \times {10}^{-{9}} \,\, \Omega \cdot \text {cm}^{{2}}$ .

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.