Abstract

This paper proposes a novel dual-loop clock and data recovery (CDR) scheme. The new CDR scheme uses digital approach and solves conflict between high quality phase tracking accuracy and environment noise. It combines sigma-delta quantization noise shaping technique with the narrow-band filtering characteristic of a phase-locked loop (PLL) to suppress quantization phase noise efficiently. At the same time, it adopts the idea of fractional-N synthesizers to adjust the phase of clock signal. The new CDR prototype has been realized and tested using Cyclone-series FPGA chip to accomplish CDR function for STM-1 interface (155.52Mbit/s) and it has been applied to network equipments of SDH transport network successfully. The jitter tolerance performance exceeds STM-1 jitter specification in ITU-T Recommendation G.825 by 0.3UI at high frequency part

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.