Abstract

Based on current-domain large-signal equivalent circuits, a new physical timing model for bipolar nonthreshold logic (NTL) circuits is developed. Through extensive comparisons with SPICE simulation results, it is found that the maximum error is 25% for the NTL inverters with different operating currents, capacitance loads, device parameters, and input excitation waveforms not deviating much from characteristic waveforms. Moreover, the consumed CPU time and memory in calculations are much less than those in full transient simulations. >

Full Text
Published version (Free)

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call