Abstract

A new architecture for integrated wideband PLL (phase locked loop) based frequency synthesizer is presented. The largest achieved tuning range is depended on the largest available power supply in a system. A method of multiple power supplies has been used to produce the large tuning range with a low VCO (voltage controlled oscillator) gain, which can reduce the level of reference spurs. A prototype, which is the integer-N PLL-based frequency synthesizer, is designed and fabricated in TSMC 0.18mm CMOS 1p6m+ process. Measurements show that the tuning range at center frequency 800MHz is more than 80MHz when the available largest power supply is 3V, and the phase noise performance is -100dBc/Hz at 1MHz offset from carrier and the frequency spurs is -110dBc/Hz with 4MHz reference frequency. The presented circuit consumes 50mW and occupies a die area of 1mm2.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.