Abstract

Analogue-to-digital converters (ADC) using oversampling technology and the Σ-∆ modulation mechanism are widely applied in digital audio systems. This paper presents an audio modulator with high accuracy and low power consumption by using a discrete second-order feedforward structure. A 5-bit successive approximation register (SAR) quantizer is integrated into the chip, which reduces the number of comparators and the power consumption of the quantizer compared with flash ADC-type quantizers. An analogue passive adder is used to sum the input signals and it is embedded in a SAR ADC composed of a capacitor array and a dynamic comparator which has no static power consumption. To validate the design concept, the designed modulator is developed in a 180 nm CMOS process. The peak signal to noise distortion ratio (SNDR) is calculated as 106 dB and the total power consumption of the chip is recorded as 3.654 mW at the chip supply voltage of 1.8 V. The input sine wave of 0 to 25 kHz is sampled at a sampling frequency of 3.2 Ms/s. Moreover, the results achieve a 16-bit effective number of bits (ENOB) when the amplitude of the input signal is varied between 0.15 and 1.65 V. By comparing with other modulators which were realized by a 180 nm CMOS process, the proposed architecture outperforms with lower power consumption.

Highlights

  • The rapid development of the Internet of Things (IoTs) demands sophisticated electronics to support the vision of smart cities [1]

  • Combining the advantages of successive approximation register (SAR) and sigma-delta Analogue-to-digital converters (ADC), this paper proposes an architecture that combines SAR and sigma-delta ADCs

  • Since the SAR ADC is used as the quantizer and the integrator processes the residual difference between the quantization result and the input signal, the first integrator needs no sampling capacitor, which further saves the chip area and elaborates the optimization of this part of the circuit

Read more

Summary

A Low Power Sigma-Delta Modulator with

Shengbiao An 1,2 , Shuang Xia 2 , Yue Ma 3 , Arfan Ghani 4, * , Chan Hwang See 5 , Raed A.

Introduction
The Overall Circuit Design of the Modulator
Modulator
Design
Sampling Module
SAR Comparator Module
C In the
Integrator Circuit Module Analysis and Optimization Design
Design of Transconductance Operational Amplifier Circuit
Design of Reference
Pre-Circuit
Pre-Circuit and Verification
Clock circuit simulation
10. Overall clock simulation
Since and
12. Function simulation
14. Output
Conclusions
Full Text
Published version (Free)

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call