Abstract

AbstractProblems at present in the manual layout design of logic LSI are the high desing cost due to the overhead of detection and correction of design errors, as well as the difficulty in modifying and reusing the design data. to solve these problems, this paper proposes a data representation providing the correspondence between the circuit structure and the layout, together with a new layout design method using that idea. This data representation leads to a unified treatment based on the correspondence between the circuit data and the layout data. It is made easy to modify the design and to maintain or reuse the design data. the layout design method based on the proposed idea effectively utilizes the circuit data in the layout design, which can completely prevent routing errors, and simplifies various layout verifications. Further, this paper presents an example wherein the proposed layout design method is applied to the symbolic layout system for MOS logic LSI. the result of layout experiments indicates the usefulness of the proposed design method.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.