Abstract

In a large-scale broadband communication system, thousands of high-speed serial data interconnections are used and a bit synchronization circuit (a clock and data recovery circuit) is required in each of the receiver side interconnection circuits. In this paper, the requirements and the implementation of a bit synchronization circuit for the interconnection are considered, and one solution is proposed. In the proposed circuit, the oscillation phase of a VCO is directly controlled by the trigger signal extracted from the input data. Synchronization capture is quick and the circuit is applicable to burst signals. The circuit tolerates jitter and phase variation of the incoming data. The circuit requires no external components, and is suitable for an integrated circuit. The circuit was implemented using a 0.5 μm CMOS process and the data recovery operation from a 440 Mbps pseudo-random pattern was confirmed. Data acquisition is accomplished within three clock periods from 440 Mbps burst data. © 1998 Scripta Technica, Electr Eng Jpn, 125(2): 35–43, 1998

Full Text
Published version (Free)

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call