Abstract

The passive radio frequency identification (RFID) presents a key technology for unattended wireless networks. To achieve a higher reading range and to improve the operational reliability of passive RFID tags, the design of integrated circuits with an ultra low power consumption and novel concepts for high-efficiency energy harvesting are required. This paper presents a highly efficient analog frontend for passive UHF RFID transponders. This frontend includes a multistage Schottky rectifier, a backscatter modulator, an ASK demodulator, a current reference source, and power limiting circuits. These building blocks are implemented in a 0.14 mum CMOS technology. The measured overall RF-to-DC conversion efficiency of the analog frontend for a DC output power of 10 muW (1 V and 10 muA) is about 20%. The DC power consumption of the analog building blocks is about 1 muW for a supply voltage of 1 V.

Full Text
Published version (Free)

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call