Abstract

The Type-II synchronous-reference-frame (SRF) phase locked loop (PLL) fails to precisely keep tracking on phase of input signals when the frequency of input signals is under ramp state, whereas the type-III SRF-PLL addresses the above issue but stability problem arises. In this letter, a forward compensation (FC) module is introduced to the Type-II SRF-PLL to minimize the dc phase error due to the ramp frequency of input signals, named as FCSRF-PLL, which features low computational burden, simple structure, noise immunity, and high robustness. More importantly, the parameter tuning in the proposed method will not cause stability problem. The effectiveness of the proposed FCSRF-PLL is verified through experiments based on dSPACE.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.