Abstract

The main purpose of this paper is to develop reliable and affordable tools and methodologies for the design, simulation, and fault analysis of controller area network (CAN) bus networks. In this paper, a behavioral model of a CAN bus transceiver is proposed and experimentally verified. Moreover, we developed a methodology to efficiently manage the trade-off concerning accuracy, simulation speed, and convergence issues which are usually involved in the simulation of large CAN bus networks. To this aim, three different architectures of the transceiver behavioral model have been implemented: They can be selected by the user to address specific requirements of intended analyses. The architectures are based on a set of behavioral models of the basic mixed-signal circuit building blocks of the transceiver. The models were implemented using the VHDL-AMS language. Signal integrity, fault analysis, power consumption analysis, corner analysis, etc., can be effectively and reliably implemented. Simulation and experimental results, which demonstrate our approach efficiency, are reported.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.