Abstract
This paper presents a switchable self-bias polarity on the CMOS complementary cross-coupled rectifier to improve the rectifier’s power conversion efficiency (PCE) profile across a wide input power (PIN) dynamic range. This technique achieves this by adaptively switching the polarity of the bias on the n-MOS to overdrive it during low PIN to improve the sensitivity and underdrive it during high PIN to suppress the shoot-through loss and the unnecessary discharge of the coupling capacitor. The popular self-biased p-MOS is also implemented further to reduce the reverse conduction loss during high PIN. The proposed rectifier is fabricated in a 40 nm CMOS process and operates at 900 MHz with a load of 50 kΩ. The proposed rectifier achieved a peak PCE of 72.1% and maintained a 0.8xPCEPEAK across a PIN dynamic range of 11.5 dB.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.