Abstract

AbstractA 900‐MHz linear power amplifier with an adaptive bias scheme is fabricated using a 0.25‐μm CMOS technology. The power amplifier operates over the range of 860–960 MHz, which is the ultrahigh‐frequency band for radio frequency identification (RFID). All matching networks and RF chokes are implemented on a chip. The developed power amplifier provides a 1‐dB‐gain‐compression point (P1 dB) of 27 dBm and a power‐added‐efficiency (PAE) of 28% at the P1 dB. The adaptive bias scheme enables the power amplifier to reduce the quiescent power consumption from 280 to 80 mW by adjusting the gate voltage of power transistors as a function of the input power. © 2007 Wiley Periodicals, Inc. Microwave Opt Technol Lett 49: 1241–1245, 2007; Published online in Wiley InterScience (www.interscience.wiley.com). DOI 10.1002/mop.22435

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call