Abstract
This paper describes the design and implementation of a current-mode phase-locked loop (PLL) using static and dynamic (log-domain) translinear circuits. The loop is fully tuneable, with independent control of center frequency and loop bandwidth. The loop employs a recently proposed current-mode "log-domain" oscillator in a classical PLL topology to obtain these features. The PLL has been fabricated in a 0.6-/spl mu/m 12-GHz BiCMOS process, and measured results show a capture range of 15 MHz at a center frequency of 150 MHz. The circuit operates from a single 3-V supply and draws 6 mA at 150 MHz. A phase noise of -80 dBc/Hz at 1 kHz offset was obtained with the PLL locked onto an input reference frequency of 151 MHz. The PLL response to a frequency-modulated input has also been examined, and the demodulated output at 100 KHz showed less than -30-dB total harmonic distortion.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
More From: IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.