Abstract

Rail-to-rail differential mode input capability in low voltage CMOS transconductor design is implemented by a pull-down and a pull-up follower in an input buffer. By generating three intermediate voltages in the buffer stage, three voltages are converted to three currents and subsequently summed using MOSFETs operating in the triode region. The nonlinear current components can be cancelled completely. The lowest supply voltage V/sub dd/ is constrained by 2V/sub th/ of the MOS transistors. A single 1.2V operational transconductor amplifier (OTA) was designed using 0.35/spl mu/m CMOS technology and the simulated I-V linearity error is less than 1% within the rail-to-rail differential input range. The achieved THD is less than 0.6% for a 1 KHz, 1.2 V/sub pp/ input signal.

Full Text
Published version (Free)

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call