Abstract

In this paper, we present a successive approximation register (SAR) analog-to-digital converter (ADC) with a charge-pump (CP) phase-locked loop (PLL) and a bootstrapped switch, also called PLL-SAR ADC. To meet system-on-chip (SOC) and industrial requirements, the proposed SAR ADC and the control circuits of electric vehicles must be integrated into a single chip and be fabricated using the TSMC 0.25-μm 1P3M complementary metal oxide semiconductor (CMOS) high-voltage process. It is difficult to implement a high-speed SAR ADC with the TSMC 0.25-μm CMOS high-voltage process because it includes an N-type buried layer, which shorts all p-type metal oxide semiconductor field-effect transistor (PMOSFET) bodies together to withstand high voltages. In the proposed PLL-SAR ADC, two clock signals, an external clock signal and an internal clock signal from the CP-PLL, are provided to guarantee that a correct clock signal is fed. This design improves the robustness of the designed system. A monotonic capacitor-switching procedure is considered to reduce power consumption. Furthermore, a bootstrapped switch was added along with a dummy switch and a dummy transistor to eliminate disturbances in the input voltages and to improve the device’s anti-noise capability. Moreover, a two-stage dynamic comparator was used to prevent kickback noise induced by the parasitic capacitors. The measurements indicate that the signal-to-noise-and-distortion ratio, effective number of bits, power consumption, and chip area are 53.82 dB, 8.65 bits, 1.256 mW, and 1.261 × 0.975 mm2, respectively. The FoM is approximately 0.625 pJ/conv-step at 1.256 mW, 8.65 bits, and 5 MS/s. The high sampling rate of 5 MS/s and high accuracy of 8.65 bits are the main advantages of the proposed PLL-SAR ADC.

Highlights

  • This paper presents a 10-bit 5-MS/s successive approximation register (SAR) analogto-digital converter (ADC) with a charge pump (CP) phase-locked loop (PLL) and a bootstrapped switch for a brushless direct current (BLDC) motor drive system

  • We propose a 10-bit 5.0 MS/s PLL-SAR analog-to-digital converter (ADC) with a modified bootstrapped switch for BLDC motor drives

  • A comparison with previously reported SAR ADCs revealed that the main advantages of the proposed PLL-SAR ADC are its high sampling rate of 5.0 MS/s, low power consumption of 1.256 mW, and high measured resolution of 8.65 bits

Read more

Summary

Introduction

This paper presents a 10-bit 5-MS/s successive approximation register (SAR) analogto-digital converter (ADC) with a charge pump (CP) phase-locked loop (PLL) and a bootstrapped switch (referred to as PLL-SAR ADC) for a brushless direct current (BLDC) motor drive system. To meet system-on-chip and industrial requirements, we integrated the proposed SAR ADC and the control circuit of electric vehicles and implemented them by using the TSMC 0.25-μm high-voltage complementary metal oxide semiconductor (CMOS). There is a demand for reducing the power consumption and cost of electric vehicles through the use of a CP-PLL [1], comparator, two bootstrapped switches, two monotonic capacitor arrays, SAR control logic, and digital error correction logic [2]. Because the SAR ADC does not require a high-performance operational amplifier (OP Amp), its power consumption is remarkably low. The sampled voltage error was digitized using a gated amplifier incorporated with a compact 8-bit SAR ADC, resulting in a high resolution.

C2 C3 C4 C5 C6 C7 C8 C9 C10
Fundamental PLLClk1Clk8 1
D Adopted
Findings
Conclusions
Full Text
Published version (Free)

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call