Abstract

The article presents the informational and structural aspects underlying the organization of an analog-to-digital converter operating in both tracking and bitwise balancing modes. When organizing tracking balancing significant differences in the input signal can occur. Therefore, in such cases, in order accelerate the ADC output to the tracking mode, it is proposed by the authors to temporarily transfer it to the bitwise analog-to-digital conversion mode. To speed up the conversion in the tracking mode, the authors use the high-speed reverse counter in the number system with weight redundancy proposed by the authors. The time diagram of the operation modes of bitwise-tracking ADC in the SCHVN is given. The structural organization of this converter is described. A block diagram of the development of the control unit for the control signals for the operation of the proposed ADC is developed and presented. Using the solution proposed by the authors will expand the scope of the tracking ADCs.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.