Abstract

The response of single flash cell in a 180-nm flash technology to total ionizing dose (TID) is studied. The results indicate that the erased cell flips at a dose level of 100 krad(Si), whereas the programmed cell does not even at the dose level up to 1 Mrad(Si). This asymmetric phenomenon is attributed to the difference between the reference current of the comparator circuit and the intrinsic current of the flash cell. For the first time, we show that the irradiation-induced flash cell drain-current variation does not saturate at the intrinsic value, i.e. the drain current of a device with neutrally charged floating gate. After degrading to the intrinsic state, the read current of the erased cell gradually increases while the programmed cell continues to increase and then slightly drops back. Radiation tolerance comparison of single flash cell, I/O transistors and high-voltage (HV) transistors demonstrates that HV NMOS is most susceptible to ionizing radiation. The radiation tolerance of the circuit level is also evaluated from the elementary devices.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.