Abstract
An ultra-low specific on-resistance $$(R_\mathrm{{on,sp}})$$(Ron,sp) trench SOI LDMOS with a floating vertical field plate structure (FVFPT SOI) is proposed in this paper. A floating vertical plate (FVFP) is introduced into the filled oxide trench of a conventional trench SOI LDMOS (CT SOI) to improve its electrical performance. We conduct related performance analysis to this device by simulation and investigate the effects of different parameters on its performance. The FVFP causes an assisted depletion effect especially for the trench surface regions. An ultra-low $$R_\mathrm{{on,sp}}$$Ron,sp is therefore obtained in the FVFP device due to higher drift region doping concentration $$(N_\mathrm{{d}})$$(Nd). A breakdown voltage (BV) of 188V and a $$R_\mathrm{{on,sp}}$$Ron,sp of $$0.9 \hbox { m}\Omega \, \hbox { cm}^{2}$$0.9mΩcm2 are realized on a 4.8-$${\upmu }\hbox {m}$$μm-long drift region, a 7.5-$${\upmu }\hbox {m}$$μm-thick top-silicon layer and a 0.5-$${\upmu }\hbox {m}$$μm-thick buried oxide (BOX) layer by our simulation. Eventually, the $$R_\mathrm{{on,sp}}$$Ron,sp for the FVFPT SOI can be reduced by more than 60%, while its BV is maintained the same class as the CT SOI, and the figure of merit (FOM) is enhanced by 155%. And a set of optimal parameters, including the structure parameters of plate and the property parameters of device, are obtained.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.