Abstract

AbstractIntegration of the III–V channel MISFETs on the Si platform is a potential solution to realize performance improvement and power reduction in the sub-22 nm node and beyond. To take advantage of the high electron mobility of III-Vs, the MIS interfaces of high integrity should be developed. This paper reports how the MIS characteristics vary in response to the changes in the interface composition and structures, and discusses the physics and chemistry behind these observations. We fabricated a wide variety of the high-k/III–V interface structures by employing the state-of-the-art technologies of the epitaxial wafers by MOCVD, surface reconstruction control in the MBE environment, wet/dry surface treatments optimized by utilizing XPS/AES analyses, and deposition of quality dielectrics (Al2O3, HfO2) by ALD and EB evaporation. The MIS characteristics were evaluated in the capacitor and FET structures. The talk will include the following topics: the effects of the cation composition (Al, Ga, In) of the III-V bulk on the MIS characteristics [1], the importance of the anion control (N, S) at the interface to improve the MIS characteristics, and the surface orientation ((100) vs. (111)) as a new parameter in the III-V MIS device design [1]. This work was carried out in the Nanoelectronics Project supported by NEDO/METI. [1] T. Yasuda et al., as discussed at 39th IEEE SISC (San Diego, Dec. 2008).

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.