Abstract
Abstract SRAM-based Field Programmable Gate Array (FPGA) logic devices are very attractive in applications where high data throughput is needed, such as the latest generation of High Energy Physics (HEP) experiments. FPGAs have been rarely used in such experiments because of their sensitivity to radiation. The present paper proposes a mitigation approach applied to commercial FPGA devices to meet the reliability requirements for the front-end electronics of the Liquid Argon (LAr) electromagnetic calorimeter of the ATLAS experiment, located at CERN. Particular attention will be devoted to define a proper mitigation scheme of the multi-gigabit transceivers embedded in the FPGA, which is a critical part of the LAr data acquisition chain. A demonstrator board is being developed to validate the proposed methodology. Mitigation techniques such as Triple Modular Redundancy (TMR) and scrubbing will be used to increase the robustness of the design and to maximize the fault tolerance from Single-Event Upsets (SEUs).
Full Text
Topics from this Paper
Field Programmable Gate Array
SRAM-based Field Programmable Gate Array
Triple Modular Redundancy
High Energy Physics Experiments
Single-Event Upsets
+ Show 5 more
Create a personalized feed of these topics
Get StartedTalk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
Similar Papers
IEEE Transactions on Computers
Jun 1, 2006
Aug 1, 2020
Jan 1, 2010
Microelectronics Reliability
May 1, 2021
IEEE Transactions on Nuclear Science
May 1, 2021
May 11, 2015
Oct 10, 2000
IEEE Transactions on Circuits and Systems II: Express Briefs
Mar 1, 2018
Microelectronics Reliability
Nov 1, 2021
Measurement
Measurement
Dec 1, 2023
Measurement
Dec 1, 2023
Measurement
Dec 1, 2023
Measurement
Dec 1, 2023
Measurement
Dec 1, 2023
Measurement
Dec 1, 2023
Measurement
Dec 1, 2023
Measurement
Dec 1, 2023
Measurement
Dec 1, 2023
Measurement
Dec 1, 2023