Abstract

Monitoring Receivers form an important constituent of the Electronic support. In Monitoring Receiver we can monitor, demodulate or scan the multiple channels. In this project, the Implementation of algorithm for multi channel digital monitoring receiver. The implementation will carry out the channelization by the way of Digital down Converters (DDCs) and Digital Base band Demodulation. The Intermediate Frequency (IF) at 10.7 MHz will be digitalized using Analog to Digital Converter (ADC) with sampling frequency 52.5 MHz and further converted to Base band using DDCs. Virtually all the digital receivers perform channel access using a DDC. The Base band data will be streamed to the appropriate demodulators. Matlab Simulink will be used to simulate the logic modules before the implementation. This system will be prototyped on an FPGA based COTS (Commercial-off-the-shelf) development board. Xilinx System Generator will be used for the implementation of the algorithms.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.