Abstract
In this paper, a design of a 14-bit digital decimation filter for transimpedance amplifier (TIA) based sensor application is presented. TIA is used for detecting very small variations in the current for highly sensitive sensor applications. The output of TIA is digitized by a high-resolution ADC. The Continuous-Time sigma-delta modulator analog-to-digital converters (CT-SDM ADC) offer a high resolution with CIC based digital filter which reduces the overall power consumption. The proposed digital filter design comprised of three integrators, a digitally controlled decimator, three comb filters, and a digital filter controller. It eliminates the use of power hungry multiplier blocks. Filter controller part controls the output data rate and effective resolution of CT-SD ADC. The proposed filter is designed in Verilog HDL and it is implemented on 0.18um CMOS technology. The digital filter output from the chip is processed by LabVIEW for performance evaluation and ENOB of 13.12 bits measured. Also, the output of TIA is digitized and measured the pluses from the photodiode.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.