Abstract

A bubble propagating structure that operates well on a 14 μm to 18 μm propagate period with a nominal 2 μm minimum feature size has been designed. The structure consists of only 1 discrete permalloy feature per circuit period. Sixty-eight kbit-capacity memory chips based on such structures have been designed, built, characterized, packaged and the packages have been characterized. The chip is organized as a set of minor (storage) loops with separate write and read major lines. The bubble manipulating functions, of which the replicate and transfer gates are the most critical, have also been designed with 2 μm minimum features. The design is adequate to provide a 14 Oe bias field margin range with drive fields of about 35 Oe, using a bubble garnet material with approximately 170 Oe free bubble collapse field. Sixty-eight kbit single loop shift register type chips designed using similar propagating structures, however, provide over 20 Oe bias field margin ranges with drive fields of about 35 Oe.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.